## **EE 2004**

# Week 6 Tutorial Solution

# 1. Creating delay using loops

1.1. Calculate the time delay generated by the following code fragment if [DELAY\_L] and [DELAY\_H] are set to be 0x00 and 0x04 respectively. Validate your answer using the Stopwatch tool (Debugger → Stopwatch) in MPLAB Sim.

1.3. Change the two lines of "bra DelayLoop" to "goto DelayLoop". Determine the time delay generated for the same initial values of [DELAY\_L] and [DELAY\_H]. Again, validate your answer using the Stopwatch tool (Debugger → Stopwatch) in MPLAB Sim.

Note: We define the loop formed by the first two lines by the term "DELAY\_L loop" in the discussion below. Also, throughout this course, we use the convention [DELAY\_L] to denote value contained in register with address DELAY\_L.

| Sequence of events                                                                              | Instr. cycles<br>(1.1 use bra) | Instr. cycles<br>(1.3 use goto)                                                    |
|-------------------------------------------------------------------------------------------------|--------------------------------|------------------------------------------------------------------------------------|
| 1. DELAY_L loop executes for the 1st time                                                       | 767                            | 768 (last decfsz skips, which takes 3 instr. cycles since goto is a 2-word instr.) |
| 2. Executes the last two lines with [DELAY_H] decrementing from 04 to 03 (decfsz does not skip) | 3                              | 3                                                                                  |
| 3. DELAY_L loop executes for the 2 <sup>nd</sup> time                                           | 767                            | 768                                                                                |
| 4. Executes the last two lines with [DELAY_H] decrementing from 03 to 02 (decfsz does not skip) | 3                              | 3                                                                                  |
| 5. DELAY_L loop executes for the 3 <sup>rd</sup> time                                           | 767                            | 768                                                                                |
| 6. Executes the last two lines with [DELAY_H] decrementing from 02 to 01 (decfsz does not skip) | 3                              | 3                                                                                  |
| 7. DELAY_L loop executes for the 4 <sup>th</sup> time                                           | 767                            | 768                                                                                |
| 8. Executes the last two lines with [DELAY_H] decrementing from 01 to 00 (decfsz skips)         | 2                              | 3 (last decfsz takes 3 instr.<br>cycle)                                            |
| Total                                                                                           | 767*4 + 3*3 + 2 = 3079         | 768*4 + 3*4 = 3084                                                                 |

#### For the bra version (1.1):

Suppose the clock frequency = 4MHz. Duration of each clock cycle =  $0.25\mu s$ . Duration of each instruction cycle =  $4*0.25\mu s$ .

Total time delay generated =  $3079*1\mu s = 3079\mu s$  or 3.079ms

You can derive a mathematical expression to compute the total number of instruction cycles generated in terms of the initial values of [DELAY\_H].

```
Total number of inst. cycles
= 767*[DELAY_H] + 3*([DELAY_H]-1) + 2
= 770*[DELAY_H]-1
```

1.2. Using the Stopwatch tool, validate that the bra instruction takes two machine cycles to execute. Explain why two machine cycles are required.

See Chapter 3 Part A.

1.4. Use the loop provided in Question 1.1 as a building block, write a subroutine to generate a 8ms delay.

First assume that [DELAY\_L] is set to be 0x00 and let x be the initial value of [DELAY\_H]. The number of instruction cycles generated by the nested loop in 1.1 is a function of x. Now you want to generate a 8ms delay, which means that you need to generate 8000 instruction cycles using the nested loop. Solve the following equation:

```
Set 770x-1 = 8000 \rightarrow x = 10.4
```

If [DELAY\_H] is set to be d'10', the total number of instruction cycles generated are 770(10)-1 = 7699.

We need 301 instruction cycles more.

If we initialize [DELAY\_L] to be 00, the first two lines repeat 256 times. If [DELAY\_L] is initialized differently, we would have fewer repetitions.

We can run the DELAY\_L loop for 11 times, but in the first run, we are repeating the first two lines for fewer than 256 times to generate a delay of 301-3 = 298 instruction cycles. (Why 298? Because when decrementing [DELAY\_H] from 11 to 10, the last two lines of the loop takes 3 inst. cycles. See the table below.)

How do we initialize [DELAY L] to achieve this?

The first two lines execute for 3 instruction cycles if decfsz does not skip and 2 inst. cycles otherwise. Here is the formula relating the number of instruction cycles generated with the initial [DELAY\_L]:

```
3*([DELAY_L]-1) + 2 = 3*[DELAY_L]-1 = 298 \rightarrow [DELAY_L] = 99.67
```

Since [DELAY\_L] must be an integer, initialize [DELAY\_L] to d'99', thereby generating a delay of 296 instr. cycles. Add 2 nop at the bottom of the loop to make up for the difference.

Putting it all together, you have the following sequence of events:

| Sequence of events                                                                                 | Instr. cycles |
|----------------------------------------------------------------------------------------------------|---------------|
| DELAY_L loop executes for the 1st time                                                             | 296           |
| Executes the last two lines with [DELAY_H] decrementing from d'11' to d'10' (decfsz does not skip) | 3             |
| DELAY_L loop executes for the 2 <sup>nd</sup> time                                                 | 767           |
| Executes the last two lines with [DELAY_H] decrementing from d'10' to d'09' (decfsz does not skip) | 3             |
|                                                                                                    |               |
|                                                                                                    |               |
| DELAY_L loop executes for the 11th time                                                            | 767           |
| Executes the last two lines with [DELAY_H] decrementing from d'01' to d'00' (decfsz skips)         | 2             |
| 2 nops                                                                                             | 2             |
| Total                                                                                              | 8000          |

```
cblock 0x000
                      DELAY_L
                      DELAY_H
                endc
           org 0x0000
           movlw d'99'
           movwf DELAY_L, A
           movlw d'11'
           movwf DELAY_H, A ; Note that we did not consider the
                            ;time required to run these four
                            ;lines.
           ;;;;;;; Time = 0
DelayLoop: decfsz DELAY_L, F, A
           bra DelayLoop
            decfsz DELAY_H, F, A
           bra DelayLoop
           nop
           nop
           ;;;;;;; Time = 8 ms
                bra $
```

### 2. Subroutine and stack

Answer questions below using the following code listing:

```
Program
                                        LINE
 Memory
                                                                                             SOURCE
 Address
                                             00012 COUNT equ 0x00
                                             00013 MyReg equ 0x01
                                             00014 DELAY_H equ 0x02
                                             00015 DELAY_L equ 0x03
                                            00016
                                            00017 ORG 0x000000
 000000
                                         00018 goto Main
                                           00019 ORG 0x000030
 000030
                                       00020 Main: movlw 0x00

        000030
        00020 Main:
        movlw 0x00

        000032
        00021
        movwf COUNT

        000034
        00022
        movlw 0xFF

        000036
        D???
        00023 Back:
        rcall Display

        00003C
        00025 Display:
        decfsz COUNT, F

        00003E
        00026
        bra Display

        000040
        00027
        movf COUNT, W

        000042
        00028
        movwf PORTB

        000044
        EC?? F???
        00029
        call Delay

        00004A
        00030
        return

        00004C
        00032
        clrf
        DELAY_H

        00004E
        D???
        00033 DelayLoop:
        rcall DelayLoop

 000030
000032
000034
 00004E 00032 CHI DELAT_L
00004E 00032 CHI DELAT_L
00004E 00033 DelayLoop: rcall DelayLoopLow
000050 00034 decfsz DELAY_H
000052 EF?? F??? 00035 goto DelayLoop
000056 00036 return
000058 00037 DelayLoopLow: decfsz DELAY_L
 00005A <u>D???</u> 00038 bra DelayLoopLow
  00005C
                                        00039
                                                                                                       return
```

2.1. Identify the contents of the stack, stack pointer and the TOS register after the execution of Line 23, 29, 30 and 33. Step through the program by pressing F7 and inspect the contents of the "Hardware Stack" (Go to the "View" menu and select "Hardware Stack") and the STKPTR, TOS and PCLAT (Go to the "Watch" window and type STKPTR, TOS and PCLAT under the "Symbol Name" column) to validate your answers.

See next page.

2.2. Determine the opcode of the instructions in Line 23, 24, 29, 33, 35 and 38 and validate your answers by inspecting the .lst file.

You can get the answer from the .lst file you generated.

2.3. What is the difference between the call and reall instructions?

See Chapter 3 Part B.





| Line    | 23            |    |
|---------|---------------|----|
| 0<br> → | Empty<br>0000 | 38 |
|         |               |    |

Line 29

Line 30

Like 39

Line 36

Empty

000038

-> Empty 000038